Alif Semiconductor /AE512F80F5582LS_CM55_HE_View /CLKCTL_PER_MST /CSI_PIXCLK_CTRL

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CSI_PIXCLK_CTRL

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (Val_0x0)CLK_ENA 0 (Val_0x0)CLK_SEL 0 (Val_0x0)CLK_DIVISOR

CLK_SEL=Val_0x0, CLK_ENA=Val_0x0, CLK_DIVISOR=Val_0x0

Description

CSI Pixel Clock Control Register

Fields

CLK_ENA

Pixel clock enable

0 (Val_0x0): Clock disabled

1 (Val_0x1): Clock enabled

CLK_SEL

Pixel clock select

0 (Val_0x0): Select 400 MHz clock source (SYST_ACLK)

1 (Val_0x1): Select 480 MHz clock source (PLL_CLK3)

CLK_DIVISOR

Pixel clock divisor n: Clock divided by n

0 (Val_0x0): Illegal values

1 (Val_0x1): Illegal values

2 (Val_0x2): Clock divided by 2

3 (Val_0x3): Clock divided by 3

Links

() ()